* Price may vary from time to time.
* GO = We're not able to fetch the price (please check manually visiting the website).
Electronic Devices Architectures for the NANO-CMOS Era is written by Simon Deleonibus and published by Pan Stanford Publishing. It's available with International Standard Book Number or ISBN identification 9814241288 (ISBN 10) and 9789814241281 (ISBN 13).
"This book gives a state-of-the-art overview by internationally-recognized researchers of the electronic device architectures required for the NanoCMOS era and beyond. Challenges relevant to the scaling of CMOS Nanoelectronics are addressed through the different Core CMOS and Memory Devices options in the first part of the book. The second part reviews the New device Concepts for Nanoelectronics Beyond CMOS. What are the fundamental limits of core CMOS, and can we improve the scaling by the introduction of new materials or processes? Will the new architectures using SOI, multigates, or multichannels improve the trade-off between performance and power consumption and relax the constraints of new material integration? Can quantum computing replace binary-based protocols to enhance the information processing power? These questions and others are answered in this book."--BOOK JACKET.